Zhenming (Mark) Yang

Prof. Z

**Embedded System** 

14 September 2023

1.

a.

| Input 1 (x) | Input 2 (y) | Selector (s) | Output (o) |
|-------------|-------------|--------------|------------|
| 0           | 0           | 0            | 0          |
| 1           | 0           | 0            | 1          |
| 0           | 1           | 1            | 0          |
| 0           | 1           | 0            | 0          |
| 0           | 1           | 1            | 1          |
| 1           | 1           | 1            | 1          |

b.  $\overline{x\overline{ys}} + \overline{x}ys + xys$ 

c.



2.



3.

- a. 1037 = 0x40D
- b. 0o7125 = 3669
- c. 10011101

4.

a. Smallest: 
$$-2^{n-1}$$

Largest: 
$$2^{n-1} - 1$$

b. Smallest: 
$$-2^{n-1}$$

Largest: 
$$2^{n-1}$$

c. Unsigned, because the total number unsigned numbers can represent is  $2^n$  whereas the other two number systems can only store  $2^n-1$ . This is because unsigned numbers don't need to worry about signs and storing that information needs some space in the bits.

5.

#### a. Out = AC+A'B'

|   | (0, 0) | (0, 1) | (1, 1) | (1, 0) |
|---|--------|--------|--------|--------|
| 0 | x      | 1      | 0      | 0      |
| 1 | 0      | х      | 1      | 0      |

b. Out = (A+B+C)'+(ABC')+B'C = (A'B'C')+(ABC')+B'C = A'B'+B'C+ABC'

|   | (0, 0) | (0, 1) | (1, 1) | (1, 0) |
|---|--------|--------|--------|--------|
| 0 | 1      | 1      | 0      | 0      |
| 1 | 0      | 1      | 0      | 1      |

c. Out = A'BCE'+A'CE'+AC'D+AE+DE = DE+AE+A'CE'+AC'D

| I - A BCE +A CE +AC D+AE+DE - DE+AE+A CE +AC D |        |        |        |        |                  |  |  |
|------------------------------------------------|--------|--------|--------|--------|------------------|--|--|
|                                                | (0, 0) | (0, 1) | (1, 1) | (1, 0) |                  |  |  |
| (0, 0, 0)                                      | 0      | 0      | 0      | 0      | 7                |  |  |
| (0, 0, 1)                                      | 0      | 0      | 1      | 1      |                  |  |  |
| (0, 1, 1)                                      | 1      | 1      | 1      | 1      |                  |  |  |
| (0, 1, 0)                                      | 0      | 0      | 1      | 1      | <mark>"</mark> \ |  |  |
| (1, 0, 0)                                      | 1      | 1      | 0      | 0      | ]                |  |  |
| (1,0,1)                                        | 0      | 0      | 1      | 1      | /                |  |  |
| (1, 1, 1)                                      | 1      | 1      | 1      | 1      |                  |  |  |
| (1, 1, 0)                                      | 1      | 1      | 0      | 0      | #                |  |  |

6.

| IN[2] | IN[1] | IN[0] | OUT[4] | OUT[3] | OUT[2] | OUT[1] | OUT[0] |
|-------|-------|-------|--------|--------|--------|--------|--------|
| 0     | 0     | 0     | 0      | 0      | 0      | 0      | 0      |
| 0     | 0     | 1     | 0      | 0      | 0      | 1      | 1      |
| 0     | 1     | 0     | 0      | 0      | 1      | 1      | 0      |
| 0     | 1     | 1     | 0      | 1      | 0      | 0      | 1      |
| 1     | 0     | 0     | 0      | 1      | 1      | 0      | 0      |
| 1     | 0     | 1     | 0      | 1      | 1      | 1      | 1      |
| 1     | 1     | 0     | 1      | 0      | 0      | 1      | 0      |
| 1     | 1     | 1     | 1      | 0      | 1      | 0      | 1      |

II.

### OUT[0] = IN[0]IN[1]' + IN[0]IN[2] + IN[0]IN[1]

|   |     | (0, 0) | (0, 1) | (1, 1) | (1, 0) |
|---|-----|--------|--------|--------|--------|
|   | 0 г | 0      | 0      | 0      | 0      |
| Ī | 1   | 1      | 1      | 1      | 1      |
| _ | L   | L      |        |        |        |

# OUT[1] = IN[0]IN[1]' + IN[0]'IN[1]

|   | (0, 0) | (0, 1) | (1, 1) | (1, 0) |
|---|--------|--------|--------|--------|
| 0 | 0      | 0      | 1      | 1      |
| 1 | 1      | 1      | 0      | 0      |

# $\mathsf{OUT}[2] = \mathsf{IN}[0] \mathsf{IN}[2] + \mathsf{IN}[1]' \mathsf{IN}[2] + \mathsf{IN}[0]' \mathsf{IN}[1] \mathsf{IN}[2]'$

|   | (0, 0) | (0, 1) | (1, 1) | (1, 0) |
|---|--------|--------|--------|--------|
| 0 | 0      | 1      | 0      | 1      |
| 1 | 0      | 1      | 1      | 0      |
|   |        |        |        |        |

# OUT[3] = IN[1]'IN[2] + IN[0]IN[1]IN[2]'

|   | (0, 0) | (0, 1) | (1, 1) | (1, 0) |
|---|--------|--------|--------|--------|
| 0 | 0      | 1      | 0      | 0      |
| 1 | 0      | 1      | 0      | 1      |

### OUT[4] = IN[1]IN[2]

|   | (0, 0) | (0, 1) | (1, 1) | (1, 0) |
|---|--------|--------|--------|--------|
| 0 | 0      | 0      | 1      | 0      |
| 1 | 0      | 0      | 1      | 0      |





- 8. AB + A'B'
- 9. CMOS output 0 only when the output is connected to ground. We assign logic values to "low" and "high" voltage range. When there is nothing connected to the output or both voltage and ground are connected then it will output in the illegal range.